SE International Journal of Computer Sciences and Engineering Open Access

**Research Paper** 

Vol.-7, Issue-6, June 2019

E-ISSN: 2347-2693

# Performance Analysis of Array Multipliers Using Different Logic Configurations

## Swetha B N<sup>1\*</sup>, Satish Kumar B <sup>2</sup>

<sup>1,2</sup>Department of Telecommunication, KSIT, VTU, Bangalore, India

Corresponding Author: swetha.ec10@gmail.com

DOI: https://doi.org/10.26438/ijcse/v7i6.303306 | Available online at: www.ijcseonline.org

Accepted: 13/Jun/2019, Published: 30/Jun/2019

*Abstract* - Power and speed are the two important design aspects that impact the designing of any circuits. One of the most widely used arithmetic operation in digital circuits is Multiplication. There are different Multipliers designed depending on the speed and the hardware. There are different technologies with different features. In this paper 4- bit and 8- bit Array Multipliers are been designed using different designing techniques. The Multipliers are designed using CMOS Logic Configuration, Pseudo-NMOS Logic Configuration and Transmission gate Logic Configuration and are compared in terms of Power and delay. The Power Delay Product (PDP) gives the overall performance of the Multipliers.

Keywords - Multiplier, CMOS Logic, Pseudo-NMOS Logic, Transmission Gate Logic, Power, Delay.

#### I. INTRODUCTION

Multiplication plays an important role in digital circuits. Adders and Multipliers are the two basic building blocks of any digital circuits. The two basic operation of Multiplication process is:

- 1. Generation of Partial Products.
- 2. Accumulation of the products.

The basic Multiplication process is the add and shift algorithm. The partial products are generated using the AND gates and these products are accumulated using the adders. Therefore by reducing the number of partial products or by accelerating the accumulation the multiplication operation can be speeded up. In this paper the Multipliers are constructed using CMOS, Pseudo-NMOS, and Transmission Gate logic configuration and are compared in terms of power and delay.

The paper is organised as follows: Section II provides the introduction for designing the Multipliers. Section III gives the various designing algorithms. The Power dissipation details are provided in Section IV. Comparison of the Multipliers based on different designing techniques is shown in Section V. Section VI gives out the final conclusion based on results obtained.

### II. MULTIPLIER & DESIGNING

Multipliers play an important role in arithmetic operations. They are most commonly used in Arithmetic and Logic units, Filters, DSP applications, Processors.

#### © 2019, IJCSE All Rights Reserved

#### A. Array Multipliers

The array Multiplier originates from the multiplication parallelogram. Multiplier is based on the add and shift on multiplication of the multiplicand with one multiplier bit. The length of the multiplier is represented by the number of rows and the width of width of each row represents the width of the multiplicand. The parallel adders receive the partial product inputs and the carry out is propagated into the next rows. The critical path delay consists of the horizontal and vertical terms. This delay consists of both adder delay and gate delay. The basic block diagram of 4 bit multiplier is shown in fig 1.



Fig 1. 4 bit unsigned array Multiplier.

#### International Journal of Computer Sciences and Engineering

The advantage of using an array Multiplier is its regular structure which makes it easy to layout and small in size. The design time is much faster than the tree multiplier. The speed will be low for very wide multipliers.

#### **III. DESIGNING ALGORITHMS**

There are a number of designing techniques used for designing the digital circuits. In the present paper we design the Multiplier using three different logic. Here the considerations on power, the logical working are discussed further.

#### A. CMOS Logic Configuration

CMOS circuits use a combination of p-type and n-type transistors to implement logic gates and other circuits. This technology is used in microprocessors, microcontrollers, static RAM and other digital logic circuits. The two important characteristics of CMOS devices are high noise immunity and low static power consumption. It always uses all Enhancement MOSFETs. The overall circuitry requires very high transistor count. A complementary MOSFET (CMOS) full adder is designed by using pull up and pull down networks .Here the CMOS adder uses 28 transistors where they are highly efficient due to complementary transistor pairs. The voltage scaling and high noise margin design makes them highly advantageous than others thus it makes them to work at low voltages at ratio less transistor sizes. Figure 2 shows the AND gate circuit.



Fig 2.AND Gate using CMOS Logic

#### B. Pseudo-NMOS Logic Configuration

The name Pseudo-NMOS originates from the older NMOS techniques where a depletion mode NMOS transistor with its gate connected to source was used as a pull up device. Here the PMOS transistor simply acts a pull up device for an n-block. The PMOS is always ON since the gate is grounded. It is advantageous since it provides high speed with low transistor count, but on the negative side more power consumption because of the pull-up transistor, reduced output voltage swing and gain. Figure 3 shows the AND gate circuit.



Fig 3.AND Gate using Pseudo-NMOS Logic

#### C. Transmission Gate Logic Configuration

A Transmission gate is similar to a relay that can conduct in both directions. It is a CMOS based switch in which PMOS passes a strong 1 but poor 0 and NMOS passes strong 0 but poor 1.Here both PMOS and NMOS work simultaneously. The transition resistance of the transmission gate varies depending upon the voltage to be switched, and corresponds to a superposition of the resistance curves of the two transistors.

Figure 3 shows the AND Gate circuit.



Fig 3.AND Gate using Transmission Gate Logic

#### **IV. POWER DISSIPATION**

The switching activity of the circuit and the node capacitances determines the Power dissipation. The wiring complexity is determined by the number of connections and their lengths. These characteristics vary from one design technique to other. Therefore proper choice has to be done for considerable circuit performance. The Power consumption is said to have three components which are termed as:

• Switching Power: consumed in charging and discharging of the circuit capacitances during transistor switching.

- Short-Circuit Power: consumed due to short-circuit current flowing from power supply to ground during transistor switching. This power more dominates in Deep Sub Micron (DSM) technology.
- Static Power: consumed due to static and leakage currents flowing while the circuit is in a stable state.

The first two components are referred to as dynamic power, since power is consumed dynamically while the circuit is changing states. Dynamic power accounts for the majority of the total power consumption in digital CMOS VLSI circuits at micron technology.

The 4-bit and 8-bit Array Multipliers are constructed using the three design techniques as mentioned. They are compared in terms of Power, Delay and PDP. The circuits are designed using Cadence tool using 180nm technology for obtaining better performance.

Table I gives the comparison of the multipliers

Figure 4 gives the input waveform and Figure 5 shows the output waveforms of four bit Array Multiplier.

Figure 6.a and 6.b gives the input waveform and Figure 7 shows the output waveforms of eight bit Array Multiplier.

Table I. Comparison of Array Multipliers. **CMOS** Pseudo-NMOS **Transmission Gate** Array Delay Multiplier Power Power Delay Power Delay PDP PDP PDP (W) (µW) (µW) (s) (s) (s) 288.9 132.0 30.38 68.82 Four 38.134 2.090 2.811 123.3 346.59x x10<sup>-12</sup> x10<sup>-6</sup> x10<sup>-15</sup> x10<sup>-3</sup> x10<sup>-12</sup> x 10<sup>-12</sup> x10<sup>-3</sup> x10<sup>-12</sup>  $10^{-15}$ Bit 149.4 Eight 1.889 116.4 219.87 95.49 14.266 16.84 116.2 1.9568x x10<sup>-12</sup> x10<sup>-15</sup> x10<sup>-3</sup> x 10<sup>-12</sup> x 10<sup>-12</sup> x 10<sup>-12</sup> 10<sup>-12</sup> x10<sup>-3</sup> x10<sup>-3</sup> Bit





Fig 4. Inputs of four bit Array Multiplier.





Fig 6.a. Inputs (a0 to a7) of eight bit Array Multiplier



Fig 6.b. Inputs (b0 to b7) of eight bit Array Multiplier.



Fig 7. Outputs (p0 to p15) of eight bit Array Multiplier.

#### VI. CONCLUSION

The array multiplier is implemented by different low power techniques namely CMOS, Pseudo-NMOS and Transmission Gate techniques. The results are simulated using cadence and comparison has been done for different parameters like power dissipation, delay and PDP. The results concluded that as compared to other proposed techniques, CMOS has less delay and PDP. These advantages of proposed techniques make CMOS more efficient and convenient to be used in digital circuits.

#### REFERENCES

- A. P. Chandrakasan, S. Sheng, and R. W. Brodersen, Low power CMOS digital design, IEEE J. Solid-State Circuits, vol. 27, pp. 473–484, 1992.
- [2] W. Al-Assadi, A. P. Jayasumana, and Y. K. Malaiya, Pass-transistor logic design, Int. J. Electron., vol. 70, pp. 739–749, 1991.
- [3] I. S. A. Khater, A. Bellaouar, and M. I. Elmastry, Circuit techniques for CMOS low power high-performance multipliers, IEEE J. Solid-State Circuits, vol. 31, pp. 1535–1546, 1996.
- [4] K. Yano, Y. Sasaki, K. Rikino, and K. Seki, Top down pass transistor logic design, IEEE J. Solid State Circuits, vol. 31, pp. 792 – 803, 1996.
- [5]R. Zimmermann and W. Fichtner, Low power logic styles: CMOS versus pass transistor logic, IEEE J. Solid State Circuits, vol. 32, pp. 1079–1090, 1997.
- [6] T. Sakurai, Closed form expressions for interconnection delay, coupling, and crosstalk in VLSI's, IEEE Trans Electron Devices, vol. 40, pp. 118–124, 1993.
- [7]V. Adler and E. G. Friedman, Delay and power expressions for a CMOS inverter driving a resistive capacitive load, Analog Integrated Circuits Signal Processing, vol. 14, pp. 29–39, 1997.
- [8] A. Morgensh tein, A. Fish and I. A. Wagner, Gate Diffusion Input (GDI) A power efficient method for digital combinatorial circuits, IEEE Transactions on VLSI systems, vol.10, pp. 566-581, 2002.

- [9] D. Wang, M. Yang, W. Cheng, X. Guan, Z. Zhu, Y. Yang Novel Low Power Full Adder Cells in 180nm CMOS Technology Industrial Electronics and Applications, pp 430-433, 2009.
- [10]P. C. H. Meier, Analysis and Design of Low Power Digital Multipliers, Ph.D. Thesis, Carnegie Mellon University, Dept. of Electrical and Computer Engineering, Pittsburgh, Pennsylvania, 1999.
- [11] WALLACE, C.S., A SUGGESTION FOR A FAST MULTIPLIER, IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, EC-13, PP. 14-17, 1964.
- [12] A. P. CHANDRAKASAN, S. SHENG AND R. W. BORDERSEN, LOW POWER CMOS DIGITAL DESIGN, IEEE J. SOLID STATE CIRCUITS, VOL. 27, PP. 473–484, 1992.
- [13] N. RAVI, A. SATISH, T. J. PRASAD AND T. S. RAO, A NEW DESIGN FOR ARRAY MULTIPLIER WITH TRADE OFF IN POWER AND AREA, VOL. 8, PP. 533-537, 2011
- [14] N. ANUAR, Y. TAKAHASHI AND T. SEKINE, 4×4-BIT ARRAY TWO PHASE CLOCKED ADIABATIC STATIC CMOS LOGIC MULTIPLIER WITH NEW XOR 18<sup>TH</sup> IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM ON CHIP, PP. 364- 368, 2010.
- [15]S. DEVADAS AND S. MALIK, A SURVEY OF OPTIMIZATION TECHNIQUES TARGETING LOW POWER VLSI CIRCUITS, IN PROC. 32<sup>ND</sup> ACM/IEEE DESIGN AUTOMATION CONF., PP. 242–247, 1995.
- [16] F. AZNAR, W. GABERL, AND H. ZIMMERMANN, "A HIGHLY SENSITIVE 2.5 GB/S TRANSIMPEDANCE AMPLIFIER IN CMOS TECHNOLOGY," IN IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, PP. 189–192, (2009)

#### **Authors Profile**

*Mrs Swetha B N* has pursued her bachelor of Engineering from VTU in 2010 and Master of Technology from Jain University in 2016. She is currently working as Assistant Professor in Department of Telecommunication. She has 3 years of teaching experience.



*Mr Satish Kumar B* has pursed his bachelor of Engineering from VTU in 2007 and Master of Technology from VTU in 2013. He is currently working as Assistant Professor in Department of Telecommunication. He has 6 years of teaching experience.

