# Analysis of Digital Signal Processing Algorithms Based on Vedic Mathematics

A.Lisha<sup>\*1</sup>, T. Monoth<sup>2</sup>

Department of Computer Science, Mary Matha Arts & Science College, Kannur University, Mananthavady, Kerala \*Corresponding Author:lisha84@gmail.com, Tel.:+91 9847571254

#### Available online at: www.ijcseonline.org

*Abstract*— India has a rich intellectual tradition that evolved since last 5000 years. To our luck much knowledge acquired over this period were kept as ancient scriptures. Vedic Mathematics is the name given to the ancient system of Indian Mathematics which was rediscovered from the vedas by Sri Bharathi Krishna Tirthaji. The whole vedic mathematics is based on sixteen sutras providing unique and simple techniques to various mathematical computations. Processing time, power and hardware are the main challenging aspects in any computer algorithms. Hence high speed mathematical tools are of great demand. Ancient Indian scripts are believed to contain many mathematical shortcuts which can be used to fine-tune computer algorithms. Many researchers found the Vedic multipliers, adders and other vedic tools help in saving resources. In this paper we present various applications of vedic mathematics in Digital Signal Processing and also analyzed computational complexity of various algorithms in digital signal processing using vedic mathematics proposed by different researchers.

Keywords- Vedic Mathematics, Vedic Sutras, Urdhva Tiryakbhyam Sutra, Digital Signal Processing

# I. INTRODUCTION

Ever since computer algorithms were evolved, techies were after the ways to optimize the speed and performance of the algorithms to the maximum possible extend. Vedas – The treasures of knowledge attracted many enthusiastic scholars who were focused to this area. Rigveda , the oldest of four vedas comes to picture because of the mathematical element in it. A Hindu scholar named Shri Bharati Krishna Tirthaji, who was also a mathematician, rediscovered sixteen sutras which are easy short cuts for long mathematical calculations. This paper is a review of various researches carried out to improvise computer algorithms using the vedic mathematics sutras with a special focus to Digital Signal Processing (DSP). Speed improvement in DSP is considered to be challenging. Vedic mathematics methods can be directly applied for DSP computations.

This paper is organized is as, Section II describes the vedic mathematics and explanation of Urdhava Tiryakbhyam sutra. Section III describes application of vedic mathematics in DSP algorithms. Analysis of computational complexity of different algorithms using vedic mathematics presented in section IV and conclusion offered in section V.

# II. VEDIC MATHEMATICS

Multiplication and divisions of large numbers would involve long mathematical calculations. Such long calculations can be curtailed using vedic mathematical shortcuts. There are 16 sutras and 15 subsutras which are mathematical shortcuts

© 2018, IJCSE All Rights Reserved

according to Tirthaji [1]. Out of them urdhva tiryakbhyam sutra is more efficient to reduce number of operations for multiplication of large figures.

#### A. Urdhva Tiryakbhyam Sutra

Urdhva Tiryakbhyam Sutra is a general multiplication formula applicable to all cases of multiplication which means "vertically and crosswise". To illustrate the multiplication of two decimal numbers with example line diagram for the multiplication is given below. e.g. 234x648

Initially the LSB digits on the both numbers of the line are multiplies and added with the carry from the previous step. This generates one of the bits of the result and carry. This carry is added in the next step and the process goes on likewise. When there are more lines in one step, all the results are added to previous carry.



Since there is a parallel generation of the partial product and their sums, the processor becomes independent of the clock frequency. The advantage here is that parallelism reduces the need of the processor to operate at increasingly high clock frequency and this optimizes the processing power [2]

# III. VEDIC SUTRAS IN DIGITAL SIGNAL PROCESSING

A research done by P. Saha et al. [3] is about the implementation of vedic shortcuts in DSP. This study deals with the reciprocal approximation and divisions in DSP. The reciprocal approximation method is conventionally based on Newton Ralphson iteration method. Here vedic formulae are used by transforming the digits to smaller digits and entire division are carried out through the transformed digits. When the vedic sutras are used it was observed that number of iterations reduced and thus resulted the reduction of propagation delay and dynamic switching power consumptions. A research carried out by R. Jamgade et al. [4] is about Psudo Noice sequences which serve as an extra security measure for wireless communication signals. The conventional PN generator used is Galios multiplier and here it is proposed to be replaced by vedic multiplier. The results of their study show vedic multiplier to be efficient in terms of speed and space consumed.

A. Savadi et al. [5] in their research a 64 bit Infinite Impulse Response (IIR) filter has been implemented using Urdhava Tirvakbhyam Sutra of vedic mathematics. IIR is a digital filter. They found that the proposed IIR filter in which vedic sutras are used, takes less processing time compared to conventional method. Implementation of 64 Bit High Speed Multiplier for DSP Application - Based on Vedic Mathematics [6] is a research paper published by Jinesh S et al. As a result of their study they propose a new architecture for high end processor for better performance. They have identified that the multiplication operation in functions like Fast Fourier Transform (FFT), Discrete Cosine transform (DCT) are the resource consuming areas which could be optimized with vedic sutras. The proposed system is a new 64 bit vedic multiplication system combining four 32 bit vedic multipliers. The results of their study state that the vedic multiplier gives better speed than other multipliers like booth and Wallace tree multipliers.

S.N. Gadakh et al. [7] propose a 16 X 16 bit vedic multiplier architecture using urdhva tiryagbhyam sutra of vedic mathematics. The advantage of the new multiplier is that the partial product generation and addition happen simultaneously. So it suits best for parallel processing. The proposed vedic multiplier is implemented in adder circuitry. Three different types of adders are used in the architectures, namely ripple carry adder, carry select adder and carry save adder. When they compared the simulated performance of proposed architecture it shown 33.26% reduction in combinational path delay.

The Floating Point Multipliers (FPM) are critical delay path components in DSP processers. Here Anjana S et al. [8] discuss the design of a high speed energy efficient FPM. In the proposed system they use a vedic multiplier using Carry Look Ahead Algorithm (CLA) and Ripple Carry Algorithm (RCA). The vedic multipliers are found to be having more speed than other multipliers. Mohan Shoba et al.[9]proposes new hierarchy multiplier architecture based on vedic mathematics. They found from the simulation results that the proposed vedic multiplier is efficient in terms of area, time and power consumption.

L P Thakare et al. [10] proposed a complex floating point multiplier based on vedic mathematics. Complex floating point multiplier is used when complex operations occur with respect to the real and imaginary numbers together. The proposed system can be used in a Fast Fourier transform. The designed complex floating point multiplier can be work for any floating point numbers within range of single precision format. The proposed system provides cost effective solution for DSP applications. The proposed system is also area efficient. N R Punwantwar et al.[11] proposed a method for calculating the linear convolution and De-convolution with the help of vedic mathematics. The main module for performing convolution and de-convolution is multiplier and divider. Urdhava Tiryakbhyam sutra is used for multiplication and paravartya sutra is used for division. The execution time of proposed method for convolution is reduced by approximately 28% than the convolution using conventional multiplier. The execution time for deconvolution is provides 30% improvement than non-restoring algorithm. Deepthi P et al [12] in their paper they discussed about the design of an 8 bit fixed point, asynchronous vedic DSP processor core. In their work they used Urdhava tiryabhyam, Nikilam, Ekadhikena Purvena, Ekanyunena Purvena, Anurupyena Antyayor Dasakepi sutras in vedic mathematics. The proposed vedic DSP contains a data preprocessing block, ALU with vedic multiplier and divider, barrel shifter and register bank .It reduce 40% of the power consumption.

## IV. ANALYSIS OF COMPUTATIONAL COMPLEXITY USING VEDIC MATHEMATICS

To evaluate the performance of vedic mathematics algorithms researchers recommended various parameters such as time, delay, power and number of slices. Here we analysed computational complexity of algorithms using vedic mathematics proposed by different researchers are given in table 1.

#### International Journal of Computer Sciences and Engineering

#### Vol.6(4), May 2018, E-ISSN: 2347-2693

Table1. Performance Analysis of vedic Algorithms

| S. No | Author/<br>title of the<br>Paper     | Vedic sutra applied                                                           | Computational<br>Complexity                                                             |
|-------|--------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 1     | P Saha, D<br>Kumar<br>et al [3]      | Applied in transition level<br>implementation technique<br>of reciprocal unit | Reduction of<br>Circuit level<br>complexity<br>And reduction<br>in propagation<br>delay |
| 2     | Roshni<br>Jamgad<br>e et al[4]       | Applied in Psedo<br>Noise sequence                                            | Reduced delay,<br>Space and<br>speed is high                                            |
| 3     | Anuradha<br>Savadi et<br>al [5]      | Applied in convolution<br>of designing IIR<br>filters.                        | Less average<br>processing<br>time                                                      |
| 4     | Jinesh S et<br>al [6]                | Applied in 64 bit<br>multiplier                                               | Efficient in<br>Terms of<br>computational<br>delay and area                             |
| 5     | Sheetal N<br>Gadakh et<br>al [7]     | 16x16 Bit Multiplier<br>Design                                                | Optimization<br>of memory<br>requirements,<br>Efficient in<br>speed                     |
| 6     | Anjana S<br>et al [8]                | Applied in floating point multiplier                                          | Efficient in<br>terms of area,<br>power delay                                           |
| 7     | Mohan<br>Shoba et<br>al. [9]         | Applied in hierarchy multiplier.                                              | Better speed<br>and efficient<br>in area                                                |
| 8     | L P<br>Thakare et<br>al. [10]        | Applied in FFT.                                                               | Efficient in<br>Terms of<br>accuracy and<br>speed.                                      |
| 9     | N R<br>Punwantw<br>ar et al.<br>[11] | Applied in convolution<br>and de-convolution                                  | Faster working<br>and low power<br>consumption                                          |
| 10    | Deepthu P<br>et al. [12]             | Applied in DSP Core.                                                          | Efficient in<br>Time and<br>power<br>consumption                                        |

By the analysis from the table we see that by using Urdhva Tiryakbhyam Sutra for multiplication the algorithms are efficient in time, area and power.

## V. CONCLUSION

In this paper, we analyzed various researches carried out to use vedic sutras in computer algorithms with a special focus to the digital signal processing. All the researchers recommend the use of vedic shortcuts in algorithms to save hardware resources and processing time. In future these sutras can be applied for other signal processing algorithms, and researches towards the usage of remaining vedic sutras can be of great advantage.

#### REFERENCES

- Jagadguru Swami Sri Bharathi Krishna Tirathji Maharaja, "Vedic Mathematics or Sixteen Simple Mathematical Formulae from Vedas", Motilal Banarsidas, Varanasi, India, 1965.
- [2] M. Pradhan, R. Panda and S.K. Sahu, "Speed Comparison of 16x16 Vedic Multipliers", International Journal of Computer Applications Vol. 21, Issue 6, pp.16-19, 2011.
- [3] P Saha, D Kumar, P. Bhattacharyya, and A Dandapat, "Reciprocal unit based on Vedic mathematics for Signal processing applications", International Symposium on Electronic System Design, pp.41-45, 2013.
- [4] R. Jamgade, S. Ambatkar and S. Kakde. "Design and Implementation of PN Sequence Generator using Vedic Multiplication", International conference on Advances in Computer Engineering and Applications (ICACEA) IMS Engineering College, Ghaziabad, India, pp .84-87, 2015.
- [5] A. Savadi, R.Yanamshetti, S.Biradar, "Design and Implementation of 64 Bit IIR Filters Using Vedic Multipliers", International conference on Computational Modeling and Security (CMS 2016), Procedia Computer Science 85 (2016) Elsevier, pp.790-797, 2016.
- [6] Jinesh S, Ramesh P, J. Thomas, "Implementation of 64 Bit High Speed Multiplier for DSP Application Based on Vedic Mathematics", TENCON 2015-2015 IEEE Region 10 Conference, 2015.
- [7] S.N.Gadakh, A. Khade, "Design and Optimization of 16 X 16 Bit Multiplier Using Vedic Mathematics", International Conference on Automatic Control and Dynamic Optimization Techniques (ICACDOT) International Institute of Information Technology (I2 IT), Pune, pp.460-464, 2016.
- [8] Anjana S, Pradeep C ,P. Samuel, "Synthesis of High Speed Floating Point Multipliers Based on Vedic Mathematics", International Conference on Information and Communication Technologies (ICICT 2014), pp.1294-1302, 2014.
- [9] M.Shoba, R.Nakkeeram ,"Energy and Area Efficient Hierarchy Multiplier Architecture Based on Vedic Mathematics and GDI logic", Engineering Science and Technology, an International Journal, Vol 20, Issue.1, pp 321-331, 2017.
- [10] L P Thakare, Dr A Y Deshmukh, "Area Efficient Complex Floating Point Multiplier for Reconfigurable FFT/IFFT Processor based on Vedic Algorithm", 7th International Conference on Communication, Computing and Virtualization 2016, Procedia Computer Science 79 (2016) Elsevier, pp.434-440,2016.
- [11] N R Punwantwar, Dr P N Chatur, "Convolution and Deconvolution Using Vedic Mathematics", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, Vol 4,Issue.6, pp.5216-5223, 2015.
- [12] Deepthi P, V.S. Chakravarthi,"Design of Novel Vedic Asynchronous Digital Signal Processor Core", 2014 2nd International Conference on Devices, Circuits and Systems, pp. 1-5, 2014

## **Authors Profile**

*Mrs. A Lisha*, Assistant Professor, Department of Computer Science, Mary Matha Arts & Science College, Mananthavady, Kerala. Her interests are Digital signal processing, Digital image processing, Vedic Mathematics, etc.



*Dr.T. Monoth*, Head, Department of Computer Science, Mary Matha Arts & Science College, Mananthavady, Kerala and Research guide, Department of Information Technology, Kannur University, Kannur, Kerala. His interests are Visual Cryptography, Secret Sharing, Image Security, etc.

